Homework 2 solution

Please use the 180 nm process parameters shown at the end of homework for all the homework questions. For NMOS as  $R_n=6.47K\Omega$ , for PMOS as  $R_p=29.6K\Omega$ , and C1=0.89fF)

- 1. Design the static complementary gates (CMOS gates) for the following logic expressions using pull-up/pull-down networks. Use a truth table to show logical equivalence for converted expressions. Assume inverted variables are available, i.e., you do not have to add inverters for complementary variables.
- a) a+b
- b) ab
- c) (a+b)c
- d) (ab)' + (cd)

a)

$$a + b = (a' \cdot b')'$$

| a b | a' b' | $a' \cdot b'$ | $(a'\cdot b')'$ | a + b |
|-----|-------|---------------|-----------------|-------|
| 0 0 | 11    | 1             | 0               | 0     |
| 0 1 | 1 0   | 0             | 1               | 1     |
| 1 0 | 0 1   | 0             | 1               | 1     |
| 11  | 0 0   | 0             | 1               | 1     |



b)

$$ab = (a' + b')'$$

| a b | a' b' | a' + b' | $(a' \cdot b')'$ | a + b |
|-----|-------|---------|------------------|-------|
| 0 0 | 11    | 1       | 0                | 0     |
| 0 1 | 1 0   | 1       | 0                | 0     |
| 1 0 | 0 1   | 1       | 0                | 0     |
| 11  | 0 0   | 0       | 1                | 1     |



c) 
$$(a+b)c = ((a+b)'+c')' = ((a'\cdot b')+c')'$$

| <i>a b c</i> | a' b' c' | $a' \cdot b'$ | $(a'\cdot b')+c'$ | $((a'\cdot b')+c')'$ |
|--------------|----------|---------------|-------------------|----------------------|
| 0 0 0        | 111      | 1             | 1                 | 0                    |
| 0 0 1        | 110      | 1             | 1                 | 0                    |
| 0 1 0        | 101      | 0             | 1                 | 0                    |
| 0 1 1        | 100      | 0             | 0                 | 1                    |
| 100          | 011      | 0             | 1                 | 0                    |
| 101          | 010      | 0             | 0                 | 1                    |
| 110          | 0 0 1    | 0             | 1                 | 0                    |
| 111          | 0 0 0    | 0             | 0                 | 1                    |



| a b c d | ab | c' d' | c' + d' | $ab \cdot (c' + d')$ | $(ab\cdot(c'+d'))'$ |
|---------|----|-------|---------|----------------------|---------------------|
| 0000    | 0  | 11    | 1       | 0                    | 1                   |
| 0001    | 0  | 1 0   | 1       | 0                    | 1                   |
| 0010    | 0  | 0 1   | 1       | 0                    | 1                   |
| 0011    | 0  | 0 0   | 0       | 0                    | 1                   |
| 0 1 0 0 | 0  | 11    | 1       | 0                    | 1                   |
| 0 1 0 1 | 0  | 1 0   | 1       | 0                    | 1                   |
| 0110    | 0  | 0 1   | 1       | 0                    | 1                   |
| 0111    | 0  | 0 0   | 0       | 0                    | 1                   |
| 1000    | 0  | 11    | 1       | 0                    | 1                   |
| 1001    | 0  | 10    | 1       | 0                    | 1                   |
| 1010    | 0  | 0 1   | 1       | 0                    | 1                   |
| 1011    | 0  | 0 0   | 0       | 0                    | 1                   |
| 1100    | 1  | 11    | 1       | 1                    | 0                   |
| 1101    | 1  | 10    | 1       | 1                    | 0                   |
| 1110    | 1  | 0 1   | 1       | 1                    | 0                   |
| 1111    | 1  | 0 0   | 0       | 0                    | 1                   |



- 2. Write the defining logic expressions and draw the transistor level schematic for each complex gates below:
- a) AOI32
- b) AOI312
- c) OAI22
- d) OAI323





b) out = (abc + d + ef)'





c) 
$$out = ((a + b) \cdot (c + d))'$$

d) 
$$out = ((a + b + c) \cdot (d + e) \cdot (f + g + h))'$$





3. Draw the circuit level schematic from the follow layout design. Write the logic expression of the extracted logic. The inputs are indicated by 'A' and 'B' and the output by the "OUT" label.





OUT = (A + B)'

- 4. Size the transistors in each of those gates so that its pullup and pulldown times are approximate equal. Assume effective resistances for NMOS as  $R_n$  = 6.47K $\Omega$ , for PMOS as  $R_p$  = 29.6K $\Omega$ . The loading capacitance for the network is CL. Please show all the steps. Please consider the following two cases:
- (1) In the worst case
- (2) In the best case
  - a) f = a'b'c'+d'
  - b) f = a'b' + c'd'
  - c) f = a'b+bc

$$\begin{aligned} t_r &= t_f \Rightarrow \left(R_{up} + R_L\right) C_L = (R_{down} + R_L) C_L \\ R_L &= 0 \Rightarrow R_{up} C_L = R_{down} C_L \\ \frac{R_P}{R_n} &= \frac{29.6}{6.47} = \frac{2960}{647} \approx 4.575 \end{aligned}$$

a)

$$f = a'b'c' + d' = ((a + b + c) \cdot d)'$$



In the worst case: 3 PMOS, 2 NMOS

In the best case: 1 PMOS, 2 NMOS

$$\begin{split} R_{up} &= 3 \cdot \frac{L_P}{W_P} \cdot R_P \\ R_{down} &= 2 \cdot \frac{L_n}{W_n} \cdot R_n \\ R_{up} C_L &= R_{down} C_L \\ &\Rightarrow 3 \cdot \frac{2960}{647} \cdot \frac{L_P}{W_P} = 2 \cdot \frac{L_n}{W_n} \\ \Rightarrow 6.86 \cdot \frac{L_P}{W_P} &= \frac{L_n}{W_n} \\ \Rightarrow \frac{W_P}{L_P} &= 6.86 \cdot \frac{W_n}{L_n} \\ \end{split}$$



worst case = best case: 2 PMOS, 2 NMOS

$$\begin{split} R_{up} &= 2 \cdot \frac{L_P}{W_P} \cdot R_P \\ R_{down} &= 2 \cdot \frac{L_n}{W_n} \cdot R_n \\ R_{up} C_L &= R_{down} C_L \\ \Rightarrow 2 \cdot \frac{2960}{647} \cdot \frac{L_P}{W_P} &= 2 \cdot \frac{L_n}{W_n} \\ \Rightarrow \frac{2960}{647} \cdot \frac{L_P}{W_P} &= \frac{L_n}{W_n} \\ \Rightarrow \frac{W_P}{L_P} &= 4.57 \cdot \frac{W_n}{L_n} \end{split}$$

 $f = a'b + bc = b(a' + c) = (b' + (a' + c)')' = (b' + a \cdot c')'$ 



In the worst case: 2 PMOS, 2 NMOS

$$\begin{split} R_{up} &= 2 \cdot \frac{L_P}{W_P} \cdot R_P \\ R_{down} &= 2 \cdot \frac{L_n}{W_n} \cdot R_n \\ R_{up} C_L &= R_{down} C_L \\ &\Rightarrow 2 \cdot \frac{2960}{647} \cdot \frac{L_P}{W_P} = 2 \cdot \frac{L_n}{W_n} \\ &\Rightarrow \frac{2960}{647} \cdot \frac{L_P}{W_P} = \frac{L_n}{W_n} \\ &\Rightarrow \frac{W_P}{L_P} = 4.57 \cdot \frac{W_n}{L_n} \end{split}$$

In the best case: 2 PMOS, 1 NMOS

$$\begin{split} R_{up} &= 2 \cdot \frac{L_P}{W_P} \cdot R_P \\ R_{down} &= 1 \cdot \frac{L_n}{W_n} \cdot R_n \\ R_{up} C_L &= R_{down} C_L \\ &\Rightarrow 2 \cdot \frac{2960}{647} \cdot \frac{L_P}{W_P} = 1 \cdot \frac{L_n}{W_n} \\ &\Rightarrow 9.15 \cdot \frac{L_P}{W_P} = \frac{L_n}{W_n} \\ &\Rightarrow \frac{W_P}{L_P} = 9.15 \cdot \frac{W_n}{L_n} \end{split}$$

5. Compute the value of Reffrequired to model the behavior of an inverter that reaches 50% of its output value at 20ps with load CL equal to 3C1, 4C1, and 5C1. What effect does load capacitance have on the effective resistance ( $C_1 = 0.89*10^{-15}$ )?

$$\begin{split} C_l &= 0.89 \text{ fF, } t_s = 20 \text{ ps, } \frac{V_f}{V_0} = 0.5 \\ R_{eff} &= \frac{t_s}{C_L \ln{(\frac{V_f}{V_0})}} \\ C_L &= 3C_l \ \Rightarrow \ R_{eff} = \frac{20 \times 10^{-12}}{3 \times 0.89 \times 10^{-15} \times \ln{(0.5)}} = 10.81 \times 10^3 = 10.81 \text{ k}\Omega \\ C_L &= 4C_l \ \Rightarrow \ R_{eff} = \frac{20 \times 10^{-12}}{4 \times 0.89 \times 10^{-15} \times \ln{(0.5)}} = 8.11 \times 10^3 = 8.11 \text{ k}\Omega \\ C_L &= 5C_l \ \Rightarrow \ R_{eff} = \frac{20 \times 10^{-12}}{5 \times 0.89 \times 10^{-15} \times \ln{(0.5)}} = 6.48 \times 10^3 = 6.48 \text{ k}\Omega \end{split}$$

- 6. Compute transition times for a four-input NAND gate with 8/2 pulldown (the W/L = 8/2 for n-type transistors) and 8/2 pullup that drives an identically-sized NOR gate:
- a) Rise time
- b) Fall time



$$\begin{split} &= 121.32 \times 10^{-12} = 121.32 \text{ ps} \\ &t_f = -(R_{down} + R_L)C_L \ln(0.1) \\ &= -6.47 \times 10^3 \times 7.12 \times 10^{-15} \times \ln 0.1 \\ &= 106.07 \times 10^{-12} = 106.07 \text{ ps} \end{split}$$

- 7. Compute rise time for a two-input NAND gate with 8/2 pull-down and 8/2 pullup that drives these wires (assume that the wire impedance is modeled as s single lump):
- a) Poly wire with width  $3\lambda$ , length  $300\lambda$ .
- b) Metal 1 wire of width with  $4\lambda$ , length  $600\lambda$ .
- c) Metal 2 wire of width with  $4\lambda$ , length  $1200\lambda$ .

$$R_{up} = 1 \cdot \frac{L_P}{W_P} \cdot R_P = 1 \times \frac{2}{8} \times 29.6 = 7.4 \text{ k}\Omega$$

$$\lambda = \frac{180}{2} = 90 \text{ nm} = 0.09 \text{ }\mu\text{m}$$

$$A = WL, P = 2(W + L)$$

a) 
$$\begin{split} R_L &= R_{\bullet,poly} \cdot \frac{L}{W} = 8 \times \frac{3000 \lambda}{3 \lambda} = 800 \Omega \\ L &= 300 \lambda = 27 \ \mu m, W = 3 \lambda = 0.27 \ \mu m \\ C_L &= C_{Poly,Plate} \cdot A_{Poly} + C_{Poly,fringe} \cdot P_{Poly} \\ &= 63 \times 10^{-18} \times 27 \times 0.27 + 63 \times 10^{-18} \times 2(27 + 0.27) = 3.90 \times 10^{-15} = 3.90 \ \mathrm{fF} \\ t_r &= - \left( R_{up} + R_L \right) C_L \ln(0.1) = - (7.4 \times 10^3 + 800) \times 3.90 \times 10^{-15} \times \ln 0.1 \\ &= 73.55 \times 10^{-12} = 73.55 \ \mathrm{ps} \end{split}$$

b) 
$$\begin{split} R_L &= R_{\blacksquare,M1} \cdot \frac{L}{W} = 0.08 \times \frac{600 \lambda}{4 \lambda} = 12 \Omega \\ L &= 600 \lambda = 54 \mu m, W = 4 \lambda = 0.36 \ \mu m \\ C_L &= C_{M1,Plate} \cdot A_{M1} + C_{M1,fringe} \cdot P_{M1} \\ &= 36 \times 10^{-18} \times 54 \times 0.36 + 54 \times 10^{-18} \times 2(54 + 0.36) = 6.57 \times 10^{-15} = 6.57 \ \mathrm{fF} \\ t_r &= - \left( R_{up} + R_L \right) C_L \ln(0.1) = - (7.4 \times 10^3 + 12) \times 6.57 \times 10^{-15} \times \ln 0.1 \\ &= 111.98 \times 10^{-12} = 111.98 \ \mathrm{ps} \end{split}$$

c) 
$$\begin{split} R_L &= R_{\blacksquare,M2} \cdot \frac{L}{W} = 0.08 \times \frac{1200 \lambda}{4 \lambda} = 24 \Omega \\ L &= 1200 \lambda = 108 \mu m, W = 4 \lambda = 0.36 \ \mu m \\ C_L &= C_{M2,Plate} \cdot A_{M2} + C_{M2,fringe} \cdot P_{M2} \\ &= 36 \times 10^{-18} \times 108 \times 0.36 + 51 \times 10^{-18} \times 2(108 + 0.36) = 1.245 \times 10^{-14} = 12.45 \ \mathrm{fF} \\ t_r &= - \left( R_{up} + R_L \right) C_L \ln(0.1) = - (7.4 \times 10^3 + 24) \times 12.45 \times 10^{-15} \times \ln 0.1 \\ &= 212.25 \times 10^{-12} = 212.25 \ \mathrm{ps} \end{split}$$

8. For a mental 1 wire with  $R_{int}$  =500  $\Omega$ ,  $C_{int}$ =200fF. And the minimum-size buffer has equivalent resistance  $R_0$  =6.47k  $\Omega$  and input capacitance  $C_0$ =1.78fF.



- (a) If there is only one buffer and wire has one section (k=1) and all buffer inserted are minimum-size buffers (h=1) what is 50% delay.
- (b) If two buffers are inserted and the wire is divided into 2 sections(k=2) and all buffer inserted are minimum-size buffers (h=1) what is 50% delay.
- (c) If two buffer is inserted and the wire is divided into 2 sections(k=2) and all buffer inserted are two times of minimum-size buffers (h=2) what is 50% delay.
  - (d) What is optimal number of buffer, buffer size, and minimum 50% delay?

$$T_{50\%} = k \left[ 0.7 \frac{R_0}{h} \left( \frac{C_{int}}{k} + hC_0 \right) + \frac{R_{int}}{k} \left( 0.4 \frac{C_{int}}{k} + 0.7 hC_0 \right) \right]$$
a)
$$h = 1, k = 2$$

$$T_{50\%} = 0.7 R_0 (C_{int} + C_0) + R_{int} (0.4 C_{int} + 0.7 C_0)$$

$$= 0.7 \times 6.47 \times 10^3 \times (200 + 1.78) \times 10^{-15} + 500 \times (0.4 \times 200 + 0.7 \times 1.78) \times 10^{-15}$$

$$= 954.48 \times 10^{-12} = 954.48 \text{ ps}$$

b) 
$$\begin{split} h &= 1, k = 2 \\ T_{50\%} &= 2 \left[ 0.7 R_0 \left( \frac{C_{int}}{2} + C_0 \right) + \frac{R_{int}}{2} \left( 0.4 \frac{C_{int}}{2} + 0.7 C_0 \right) \right] \\ &= 2 \left[ 0.7 \times 6.47 \times 10^3 \times \left( \frac{200}{2} + 1.78 \right) \times 10^{-15} + \frac{500}{2} \times \left( 0.4 \times \frac{200}{2} + 0.7 \times 1.78 \right) \times 10^{-15} \right] \\ &= 942.55 \times 10^{-12} = 942.55 \text{ ps} \end{split}$$

c) 
$$\begin{split} h &= 2, k = 2 \\ T_{50\%} &= 2 \left[ 0.7 \frac{R_0}{2} \left( \frac{C_{int}}{2} + 2C_0 \right) + \frac{R_{int}}{2} \left( 0.4 \frac{C_{int}}{2} + 0.7 \cdot 2C_0 \right) \right] \\ &= 2 \left[ 0.7 \times \frac{6.47 \times 10^3}{2} \times \left( \frac{200}{2} + 2 \times 1.78 \right) \times 10^{-15} + \frac{500}{2} \times \left( 0.4 \times \frac{200}{2} + 0.7 \times 2 \times 1.78 \right) \times 10^{-15} \right] \\ &= 490.27 \times 10^{-12} = 490.27 \text{ ps} \end{split}$$

$$k_{opt} = \sqrt{\frac{0.4R_{int}C_{int}}{0.7R_0C_0}} = \sqrt{\frac{0.4\times500\times200\times10^{-15}}{0.7\times6.47\times10^3\times1.78\times10^{-15}}} = 2.23$$

$$h_{opt} = \sqrt{\frac{R_0C_{int}}{R_{int}C_0}} \sqrt{\frac{6.47\times10^3\times200\times10^{-15}}{500\times1.78\times10^{-15}}} = 38.13$$

$$\begin{split} T_{50\%} &= 2.5 \sqrt{R_0 C_0 R_{int} C_{int}} = 2.5 \sqrt{6.47 \times 10^3 \times 1.78 \times 10^{-15} \times 500 \times 200 \times 10^{-15}} \\ &= 84.84 \times 10^{-12} = 84.84 \text{ ps} \end{split}$$